# A Highly Linear Frequency Ramp Generator Based on a Fractional Divider Phase-Locked-Loop

Thomas Musch, Ilona Rolfes, and Burkhard Schiek

Abstract—A highly linear analog frequency ramp generator based on a fractional divider concept is presented. The frequency ramp linearity achievable in this fractional phase-locked-loop configuration is better than  $10^{-4}$ . This value is revealed by numerical simulations as well as by measurements performed with a prototype synthesizer implemented in a FMCW-radar system suitable for distance and velocity measurements.

### I. INTRODUCTION

THE precision of radar systems based on the frequency modulated, continuous wave (FMCW) principle highly depends on the linearity of the frequency ramp generator. A variety of frequency synthesizer concepts exist. One possible way is to directly linearize a normal voltage controlled oscillator (VCO). The linearity that is achievable with a direct linearization circuit at the input of the VCO is rather poor. This is caused by the oscillator's nonlinear tuning curve, which can be compensated only partly with an analog linearization network.

The linearity of a VCO can be improved by controlling it within a phase-locked-loop (PLL). As the reference of the PLL-system is a high precision, longtime stable crystal-controlled-oscillator (XCO) the absolute precision and stability of the ramp is accordingly as good as the XCO itself. Consequently, a PLL linearization circuit can generate an analog frequency ramp with a good ramp linearity better than  $10^{-4}$ . The conventional PLL consists of a programmable frequency divider with a unity division ratio N. The analog ramp frequency results from the moving average of the reference frequency  $f_{\rm ref}$  multiplied by N. The number of steps the divider executes on the ramp is limited by the fact that the frequency divider allows only unity steps.

The maximum number of steps  $Z=Z_{\rm max}-Z_{\rm min}$  that the divider performs and the associated reference frequency  $f_{\rm ref}$  at the phase-frequency-comparator are dependent of the ramp time T and the ramp bandwidth B with

$$Z = \sqrt{B \cdot T}$$

$$f_{\text{ref}} = \sqrt{\frac{B}{T}}.$$
(1)

As the ramp time and the ramp bandwidth are often predefined by the radar system, the number of points Z and the reference frequency are not variable. For example, the number of points with a ramp bandwidth B of 1 GHz and a ramp time T of 1 ms is Z=1000. Problems can arise

Manuscript received July 2, 1998.

The authors are with Ruhr-Universität Bochum, Institut für Hochfrequenztechnik, D-44780 Bochum, Germany.

Publisher Item Identifier S 0018-9456(99)02894-6.



Fig. 1. Block diagram of a FMCW-system with a fractional ramp generator.

using a VCO with significant variations of the tuning curve slope. In order to achieve an excellent ramp linearity with a VCO showing rather abrupt changes in the tuning curve, a higher number of steps is desirable. For this purpose a fractional divider can be used advantageously. A fractional divider is programmable to make fractional steps in any step size instead of making only unity steps. This way many more division ratio steps can be executed on the ramp. Due to the fact that the reference frequency no longer influences the step size, the reference frequency is only limited by the speed of the digital components. For example, with a reference frequency of 50 MHz and a ramp time T = 1 ms, the number of points could be  $Z_{\rm frac} = 50 \ \rm MHz \cdot 1 \ ms = 50 \ 000$ . With such a large number of steps the linearization effect of the PLL accordingly can be much better than in a system making only unity steps. The linearizing effect of the fractional PLL will be examined.

## II. FRACTIONAL RAMP GENERATOR

A fractional synthesizer uses a divider whose division ratio is permanently changed so that its mean value is a fractional value. A block diagram of a fractional PLL ramp generator is shown in Fig. 1 together with a modified FMCW system for measuring the ramp quality. The VCO signal is divided and compared with the reference signal  $f_{\rm ref}$  in a phase-frequency-discriminator (PFD). The output signal of the PFD is filtered by the loop filter H(s). This loop filter has to suppress the reference frequency as well as the shaped quantization noise.

In order to inspect the ramp quality experimentally, a modified FMCW system with a long coaxial delay line is added to the fractional ramp generator. The divider /N is programmed by the fractional control logic. Varying the division ratio rapidly causes quantization noise, resulting in phase noise on the PLL-controlled VCO. The fractional control logic



Fig. 2. Block diagram of the fractional control logic.



Fig. 3. Changes of the division ratio N.



Fig. 4. Normalized deviation  $\Delta f/f_{\rm ref}$  of the fractional generated ramp from the ideal ramp.

shapes this quantization noise to shift the spectral parts close to the carrier frequency further away from the carrier. The remaining noise at higher frequencies can be suppressed by the loop filter of the PLL. A block diagram of the fractional control logic of a three-stage unit is shown in Fig. 2 where a microprocessor  $(\mu P)$  controls the fractional division ratio F(s). The fractional control logic uses three integrators (I) resulting in a 18 dB/octave slope in the noise shape.

The quantizer is a completely digital part. It only uses the most significant bits of the integrator as an output signal for the programmable divider. The fractional control logic can be described by the z-transform. If F(z) is the input signal representing the fractional frequency information and Q(z) is the quantization noise, the output signal Y(z) that is given to the divider can be written as

$$Y(z) = F(z) + Q(z)(1-z^{-1})^3 = F(z) + Q(z)D(z)^3. \eqno(2)$$



Fig. 5. Photo of the prototype 6 GHz-VCO.



Fig. 6. VCO at 5 GHz with a phase noise of  $-101.4~\mathrm{dBc/Hz}$  at a distance of 5 kHz.



Fig. 7. Fractional frequency ramp with  $B=1.2~\mathrm{GHz}$  and  $T=13~\mathrm{ms}$ .

The term D(z) represents the derivative in the z-transform. Therefore, the quantization noise Q(z) is suppressed by  $D(z)^3$  to lower frequencies while the fractional division ratio F(z) is transmitted without any modification as desired.

# III. SIMULATIONS

The quantization noise has to be suppressed by the loop filter. In order to develop an optimum PLL circuit, especially with respect to the fractional quantization noise, several sim-



Fig. 8. IF-signal in the time domain.



Fig. 9. Fourier-transformed IF-signal of the modified FMCW-system.

ulations are necessary. This quantization noise is caused by the necessary changes of the division ratio to produce the fractional value. Fig. 3 shows a calculated sequence of division ratios to produce a highly linear analog frequency ramp. The fractional value changes linearly with time.

A result in the time domain is shown in Fig. 4. It illustrates the deviation of the simulated frequency from the ideal ramp. It is important to realize the short settling time that the fractional loop needs to settle to the ramp. On the other hand, there is a low noise level present even when the VCO has settled. This is due to the remaining quantization noise after filtering the output signal of the phase-frequency-discriminator (PFD) with a lowpass filter. The noise level is not critical since it is in the same order as the normal phase noise present in every

PLL. The simulation considers a loop filter with a Butterworth lowpass filter of the order ten aiming at the suppression of the quantization noise at higher frequencies. Its cutoff frequency is  $f_{\rm ref}/10$ .

# IV. MEASUREMENTS

Some measurements have been made on the modified FMCW-radar prototype system having the simplified block diagram seen in Fig. 1. The quality of the fractionally generated analog frequency ramp is tested indirectly by inspecting the spectrum of the IF-signal of the FMCW-system. This spectrum is calculated using a FFT-algorithm after performing an analog-to-digital conversion. The bandwidth B of the ramp is 1.2 GHz, sweeping from 4.4 GHz up to

5.6 GHz. The VCO used in this setup is a standard VCO using a MA46H070 type varactor and two silicon bipolar transistors. A photo of this oscillator can be seen in Fig. 5. The tuning linearity of the free running oscillator is not very high so that the fractional loop has to perform all the linearization.

The ramp bandwidth was measured on a spectrum analyzer as can be seen in Fig. 6. The sweep time of the ramp is 13 ms. With the ramp time T and the bandwidth B, the ramp slope is

$$\dot{f}_{\rm rf} = \frac{B}{T} = 92.31 \,\text{GHz/s}.$$
 (3)

With the ramp slope  $\dot{f}_{\rm rf}$  and the measured delay  $\tau=105$  ns of the coaxial delay line, the IF-frequency  $f_{\rm if}$  of the FMCW-system is derived as

$$f_{\rm if} = \dot{f}_{\rm rf} \cdot \tau = 105 \text{ ns} \cdot 92.31 \frac{\rm GHz}{\rm s} = 9.69 \text{ kHz}.$$
 (4)

The mechanical length of the coaxial delay line is 25 m. The basic functional check of the fractional logic can be done with a fixed output frequency. The static output frequency can be measured directly with a spectrum analyzer. The result of this measurement is shown in Fig. 6. The fractional phase noise level is approximately  $-101~{\rm dBc/Hz}$  at 5 kHz offset from the carrier. This fractional noise should be compared to the normal phase noise present in every PLL-circuit. The phase-frequency-comparator used here has a noise floor  $W_{\rm pfd}$  of approximately  $-155~{\rm dBc/Hz}$  at 5 MHz offset frequency. With a reference frequency  $f_{\rm ref}=12.5~{\rm MHz}$  at the phase-frequency-discriminator and a RF-frequency  $f_{\rm rf}$  of 5 GHz, the phase noise level of the phase-locked VCO,  $W_{\rm rf}$  for the nonfractional mode can be calculated as

$$\frac{W_{\rm rf}}{W_{\rm pfd}} = \left(\frac{f_{\rm rf}}{f_{\rm ref}}\right)^2 \Rightarrow W_{\rm rf} = -103 \,\mathrm{dBc/Hz}.$$
 (5)

Comparing this noise level with the measured noise level of the fractional divider loop (Fig. 6) shows that there is only a difference of approximately 2 dB. As the noise level of -103 dBc/Hz marks the absolute minimum in phase noise achievable with this phase-locked-loop, the measured noise level in case of the fractional mode is very close to the theoretically achievable value. This measurement is only a functional test of the fractional loop. The quality of the analog ramp is verified with the FMCW-system.

The IF-signal is measured using a digital storage oscilloscope for the analog-to-digital conversion. The measured IF-signal in the time domain is shown in Fig. 8. A remarkable fact is the very low amplitude modulation of the IF-signal due to a very flat frequency response in the microwave signal path. A more sensitive way to verify the high quality of the IF-signal is to examine it in the frequency domain. The spectrum of the IF-signal derived from a FFT is shown in Fig. 9. The narrow shape of the spectral peak proves the high ramp quality. The long delay of the coaxial cable makes the measurement quite sensitive to ramp nonlinearities. With such a long cable delay a very small ramp nonlinearity would widen the spectral peak significantly. Comparing the spectral peak to simulated peaks with different nonlinearities one can guess that the nonlinearity of this signal is below  $10^{-4}$ .

# V. CONCLUSION

A synthesizer generating highly linear analog frequency ramps has been presented. This synthesizer is a very useful component in every high precision radar system based on the FMCW principle. The achievable ramp linearity is better than  $10^{-4}$  due to the great number of division ratios on the ramp. The accuracy of the frequencies is as good as the precision of the crystal reference oscillator itself, being in the range of  $10^{-6}$ . Measurements on a prototype circuit confirm the good ramp linearity of the synthesizer, which has been optimized considering the results of many simulations.

### REFERENCES

- T. Musch and B. Schiek, "Erzeugung einer hochlinearen analogen Frequenzrampe mit Hilfe von Phasenregelkreisen," Kleinheubacher Berichte, vol. 40, pp. 380–389, 1997.
- [2] \_\_\_\_\_\_, "A high precision analog frequency-ramp generator using a phase-locked-structure," in *Proc. 27th Eur. Microwave Conf.*, Jerusalem, Israel, 1997, vol. 1.
- [3] B. Miller and B. Conley, "A multiple modulator fractional divider," in 44th Annu. Symp. Frequency Control, 1990, pp. 559–568.
- [4] T. Riley, M. Copeland, and T. Kwasniewski, "Delta-sigma modulation in fractional-N frequency synthesis," *IEEE J. Solid-State Circuits*, vol. 28, no. 5, pp. 553–559, 1993.
- [5] B. Schiek, "Meßsysteme der hochfrequenztechnik," Hüuthig Verlag, ch. 7, pp. 92–100, 1984.



**Thomas Musch** was born February 21, 1968, in Mülheim Ruhr, Germany. He received the Dipl.-Ing. degree in electrical engineering from the Ruhr-Universität, Bochum, Germany, in 1994.

Since 1994, he has been with the Arbeitsgruppe Hochfrequenzmeßtechnik at the Ruhr-Universität Bochum as a Research Assistant. His current fields of research are concerned with frequency synthesis, radar systems for microwave range finding and industrial applications of microwaves.



**Ilona Rolfes** was born September 22, 1973, in Hagen, Germany. She received the Dipl.-Ing. degree in electrical engineering from the Ruhr-Universität, Bochum, Germany, in 1997.

Since 1997 she has been with the Arbeitsgruppe Hochfrequenzmeßtechnik at the Ruhr-Universität, Bochum, as a Research Assistant. Her current fields of research are concerned with frequency synthesis and measurement techniques for the noise characterization of microwave devices.



Burkhard Schiek was born in Germany in 1938. He received the Dipl.-Ing. and Dr.-Ing. degrees in electrical engineering from the Technische Universität, Braunschweig, Germany, in 1964 and 1966, respectively. From 1964 to 1969 he was an assistant at the Institut für Hochfrequenztechnik, Technische Universität, Braunschweig, and from 1969 to 1978 he was with the Microwave Application Group of the Philips Forschungslaboratorium Hamburg GmbH, Hamburg, Germany, where he worked on solid-state oscillators, oscillator noise, microwave integration,

and microwave systems. Since 1978, he has been a Professor in the Department of Electrical Engineering, Ruhr-Universität, Bochum, Germany, working on high-frequency measurement techniques and industrial applications of microwaves.